| Performance Insues:                                             |  |  |  |  |  |  |
|-----------------------------------------------------------------|--|--|--|--|--|--|
|                                                                 |  |  |  |  |  |  |
| => Longest delay determines clock perziod.                      |  |  |  |  |  |  |
| Lo we execute one improvedon per clock cycle.                   |  |  |  |  |  |  |
|                                                                 |  |  |  |  |  |  |
| =) Typically Load imptruction takes the longest time to execute |  |  |  |  |  |  |
|                                                                 |  |  |  |  |  |  |
| # Sub = 8 Pa                                                    |  |  |  |  |  |  |
| Mul = 10 PD Clock perziod = 15 PD                               |  |  |  |  |  |  |
| la = 15pp p: Total time to execute this sequence                |  |  |  |  |  |  |
| sw = 13 pn = 15+15+15 = 60pn                                    |  |  |  |  |  |  |
| Va                                                              |  |  |  |  |  |  |
| Actual time to execute thin bequence                            |  |  |  |  |  |  |
| = 8+10+15+13 = 46pm                                             |  |  |  |  |  |  |
|                                                                 |  |  |  |  |  |  |
| Time Wastage = (60-46) ps = 14 ps                               |  |  |  |  |  |  |
|                                                                 |  |  |  |  |  |  |
| to overcome this wastage we move on to                          |  |  |  |  |  |  |
| pipelining.                                                     |  |  |  |  |  |  |
| (panallel execution of imptruction)                             |  |  |  |  |  |  |
|                                                                 |  |  |  |  |  |  |
|                                                                 |  |  |  |  |  |  |
|                                                                 |  |  |  |  |  |  |
|                                                                 |  |  |  |  |  |  |

## **Pipelining Analogy**

- Pipelined laundry: overlapping execution
  - Parallelism improves performance



imptraction: | aundry

1. Wash

2. Dry

3. Fold

4. Store
you can

[at a time, only

Dry| Vash| fold| Store

1 eloth 7

## **RISC-V** Pipeline

- Five stages, one step per stage
  - 1. IF: Instruction fetch from memory
  - ID: Instruction decode & register read
  - 3. EX: Execute operation or calculate address
  - 4. MEM: Access memory operand
  - 5. WB: Write result back to register

## **Pipeline Performance**

- Assume time for stages is
  - 100ps for register read or write
  - 200ps for other stages
- Compare pipelined datapath with single-cycle datapath

| Instr    | Instr fetch | Register read | ALU op | Memory access | Register<br>write | Total time |
|----------|-------------|---------------|--------|---------------|-------------------|------------|
| ld       | 200ps       | 100 ps        | 200ps  | 200ps         | 100 ps            | 800ps      |
| sd       | 200ps       | 100 ps        | 200ps  | 200ps         |                   | 700ps      |
| R-format | 200ps       | 100 ps        | 200ps  |               | 100 ps            | 600ps      |
| beq      | 200ps       | 100 ps        | 200ps  |               |                   | 500ps      |

